# California State University Long Beach Computer Engineering and Computer Science Department CECS 201 – Computer Logic Design I

Lab 7 – Synchronous Sequential Logic: Registers

# Objectives:

- To implement and test a sequential design using Vivado SW and FPGA board
- To practice making hierarchical design in Verilog
- To learn how to model synchronous sequential circuits in Verilog
- To support learning about synchronous sequential logic: Registers

## Theory:

This lab assignment will help you put in practice concepts covered in chapter "Synchronous Sequential Logic" particularly sub-sections "Clocks, D flip-flops, and registers", "Load registers" and "Multi-function registers": please make sure to study the corresponding chapter and do corresponding homework assignment in preparation for this lab assignment.

### Setup:

Please follow the setup instruction provided in the Lab 1 assignment.

### Assignment:

This lab assignment supports learning about design of Synchronous Sequential Circuits: a Basic Register, a Load Register and a Counter. You will need to create a module and a corresponding testbench for the following designs: an 8-bit (basic) register, an 8-bit load register, and a 32-bit counter and a 16-bit 2-to-1 mux. All registers and the mux will be created using behavioral design. Since the FPGA board has only 16 LEDs, you need to display only 16-bith at a time. Therefore, you will need to create a top-level design (top\_counter\_32bit), using hierarchical modeling, using a 32-bit counter and a 16-bit mux. The mux will help you select either lower 16-bits or upper 16 bits to be displayed using LEDs on the FPGA board. Finally, you will **implement** a top\_counter\_32bit on the board. Follow the instructions in the Steps section and the video tutorials.

In the conclusion portion of the report, write the expected results and reflect if the simulation shows the expected results. Also add if the FPGA board shows expected output value for each test case. If not, try to figure out why and write this in the report as well.

### Steps:

Both Student Virtual Lab (SVL) and Vivado are installed on the computers in the lab. Feel free to install them on your laptop or desktop.

- 1. If you need to use SVL, connect to SVL, as per instructions on BB
- 2. Create a folder lab7 in the labs folder for lab 7 assignment
- 3. Start Vivado 2016.x and create a project, named lab7-v0
- 4. For each module in this lab populate the top portion with

// Company: CECS 201 – Fall 2019 // Engineer: your name

5. Create a new module to implement an 8-bit (basic) register (Figure 1.) with a module name, inputs and outputs as shown in the Figure 2. Keep in mind, that to reset a register, you need to supply 1 to the "reset" input: irrespective of the values of clk or Din, the value of the register Q will be all 0s after "reset" becomes 1 (until "reset" becomes "0"). Also, in the basic register, if "reset" is 0, the data on Din will be loaded **only** on every positive edge of "clk" signal. Please refer to accompanying video tutorials on BB for more details.



Figure 1. Top level view of an 8-bit register

```
'timescale lns / lps
 3 // Company:
 4 // Engineer:
7 ⊕module reg_8bit(
 8
        input clk,
9
        input reset,
10
        input [7:0] Din,
        output reg [7:0] Q
11
12
13
14 🖯
        always @ (posedge clk, posedge reset)
15 🖯
            if (reset)
16
                Q <= 8'h00;
17
            else
18 🛆
                Q <= Din;
19
20 🖒 endmodule
```

Figure 2. Module reg 8-bit, its inputs and outputs, and the module body.

- 6. Create a testbench for 8-bit register as per Figure 3. Instantiate the uut using the variables defined at the beginning of the testbench. Add more tests inside the "initial" statement:
  - o after 100 ns: set reset\_tb to 1
  - o after 200 ns: initiate Din tb with a new value of your choice
  - o after 150 ns: initiate reset\_tb to 0 after 150 ns
  - o after 60 ns: initiate another new value of Din

```
1 'timescale lns / lps
3 // Company:
4 // Engineer:
7 module reg_8bit_tb( );
8
    reg clk_tb;
9
    reg reset_tb;
10
    reg [7:0] Din_tb;
11
     wire [7:0] Q_tb;
12 // instatnitate uut
13 reg_8bit uut(
                           );
14
15 //clk generator
16 always
17
    #50 clk_tb = ~clk_tb;
18
19 initial
20 begin
21
    reset_tb = 1;
22
    clk_tb = 0;
23
     #300;
24
     reset tb = 0;
25
    Din_tb = 8'h01;
26
     #100;
27
    Din_tb = 8'h02;
28
     #150;
    Din tb = 8'h03;
30
     #100;
     Din tb = 8'hA2;
31
32
     //add your test cases here
33
34 end
35
36 endmodule
```

Figure 3. Testbench reg\_8bit \_tb

- 7. Simulate the testbench for at least 1,400,000 ns and observe the outputs in the simulation window. Include in the report: a table with an expected value at time 1,050,000ns, 1,150,000ns, and 1,250,000ns; and a screenshot of the waveform.
- 8. Open Schematic (under "RTL Analysis"->" Elaborated Design") and analyze the output. Include the schematic in the report.

9. Create a new module to implement an 8-bit load register (Figure 4.) with module name, inputs and outputs as shown in the Figure 5. Keep in mind, that to reset a register, you need to supply 1 to the "reset" input: irrespective of value of clk, ld or Din, the value of the register Q will be all 0s after "reset" becomes 1 (until "reset" becomes "0"). Also, if "reset" is 0, only when "ld" is 1, the data on Din will be loaded on every positive edge of "clk" signal. Moreover, if "reset" is 0, only when "ld" is 0, no data will be loaded on every positive edge of "clk" signal. Please refer to accompanying video tutorials on BB for more details.



Figure 4. Top level view of an 8-bit load register

```
1 'timescale lns / lps
3
   // Company:
4
   // Engineer:
7 module load_reg_8bit(
8
       input clk,
9
        input reset,
10
        input 1d,
        input [7:0] Din,
11
12
        output reg [7:0] Q
13
14
15
        // fill in the sensitivity list
16
        always @ (
17
                if (reset)
18
                  Q <= 8'h00;
19
                else
20
                 // fill in the if condition
21
22
                    //fill in the bofy of the if statement
23 🚊
   endmodule
24
```

Figure 5. Module load reg 8-bit, its inputs and outputs, and the module body.

10. Create a testbench for 8-bit load register as per Figure 6. Instantiate the uut using the variables defined at the beginning of the testbench. Add more tests inside the "initial" statement:

- o after 50 ns: initialize both reset\_tb and ld\_tb to 1 after 50 ns, initiate Din\_tb with a new value of your choice
- after another 60 ns: initialize both reset\_tb and ld\_tb to 0, and initiate another new value of Din
- o after 100 ns: initialize reset\_tb to 0 and ld\_tb to 1

```
1 'timescale lns / lps
   // Company:
   // Engineer:
   7
   module load reg 8bit tb();
8
     reg clk tb;
9
     reg reset_tb;
10
     reg ld tb;
     reg [7:0] Din_tb;
11
12
      wire [7:0] Q_tb;
13
14
   // instatitate uut
   load reg 8bit uut(
15
                           );
16
17 //clk generator
18 always
   #50 clk_tb = ~clk_tb;
19
20
21
   initial
22 begin
23 reset_tb = 1;
24 clk_tb = 0;
25 ld tb = 0;
26 #300;
27 reset tb = 0;
28
   Din tb = 8'h01;
29
   #100;
30 ld tb = 1;
31 Din tb = 8'h02;
32 #150;
33 Din_tb = 8'h03;
34 #100;
35 Din tb = 8'hA2;
   // add your test cases here
36
37
   end
38
39 endmodule
```

Figure 6. Testbench load\_reg\_8bit \_tb

11. Simulate the testbench for enough time to show all the new test cases and observe the outputs in the simulation window. Include in the report: a table with an expected value at time 650ns, 750ns, and 850ns; and a screenshot of the waveform.

- 12. Open Schematic (under "RTL Analysis"->" Elaborated Design") and analyze the output. Include the schematic in the report.
- 13. Create a new module to implement a 32-bit counter (Figure 7.) with module name, inputs and outputs as shown in the Figure 8. The first step is resetting the counter by supplying 1 to the "reset" input: irrespective of value of clk or count\_en, the value of the register Q will be all 0s after "reset" becomes 1. Also, if "reset" is 0, only when "count\_en" is 1, the counter will count: on every positive edge of "clk" signal the current value of the register will be incremented (1 will be added to the current vlaue). For example, after the rest the counter will have values 0, 1, 2, 3... that will be updated on every positive edge of the clock. Moreover, if "reset" is 0, when "count\_en" is 0, the current content of the counter will be preserved even on positive edge of "clk" signal. Please refer to accompanying video tutorials on BB for more details.



Figure 7. Top level view of a 32-bit counter

- 14. In the class, we drew detail schematics of different multi-functional registers that contain a basic register and a multiplexor. When coding in Verilog, you **need not** to make an instance of a mux and an instance of a basic register. Verilog allows you to implement the same functionality using an **if** statement in the code that corresponds to update of the register: please see lines 19 and 20 in the Figure 8. To implement the counter, you only need to add 1 to the current value of Q in the line 20 of the code.
- 15. Create a testbench for the 32-bit counter as per Figure 9. Instantiate the uut using the variables defined at the beginning of the testbench. Add more tests inside the "initial" statement:
  - o after 300ns: initialize count en tb to 0
  - o after another 150ns: initialize count\_en\_tb to 1
  - o after another 75ns: initialize reset tb to 1
  - o after another 50: initialize reset tb to 0

```
1 'timescale lns / lps
3 // Company:
4 // Engineer:
6
7 module counter_32bits(
8
    input clk,
9
    input reset,
10
   input count en,
11
   output reg [31:0] Q
12
   );
13
  //fill in the blanks
14
  always @ ( )
15
16
       if (reset)
17
  Q <= 8'h00;
       else
18
19
  .....t(.....)
20
  Ω <= ;
21 Aendmodule
22
```

Figure 8. Module counter\_32bits, its inputs and outputs, and the module body.

```
1 timescale lns / lps
ndo (Ctrl+Z) mpany:
   // Engineer:
   7 module counter 32bits tb( );
8
    reg clk tb;
9
     reg reset_tb;
10
    reg count_en_tb;
11
     wire [31:0] Q_tb;
12
13
   //instantiate uut
14 counter_32bits uut(
15
16 always
17
   #50 clk_tb = ~clk_tb;
18
19 initial
20 begin
21
   reset_tb = 1;
22
   clk_tb = 0;
23
   count_en_tb = 0;
24
    #100;
25
   reset_tb = 0;
26
   #200;
27
   count_en_tb = 1;
28
   #300;
29
   count_en_tb = 0;
30
   #100;
31
   count_en_tb = 1;
32
   //add test cases
33
34
   end
35 endmodule
```

Figure 9. Testbench counter\_32bits \_tb

- 16. Simulate the testbench for enough time to show all the new test cases and observe the outputs in the simulation window. Include in the report: a table with an expected value between 1,000ns and 1,400ns at 50ns intervals; and a screenshot of the waveform.
- 17. Open Schematic (under "RTL Analysis"->" Elaborated Design") and analyze the output. Include the schematic in the report.
- 18. Next step is to connect the 32-bit counter to the FPGA board. The counter has a 32-bit output, but the board has only 16 distinct LEDs. Therefore, you need to select either the lower 16-bits, or the upper 16-bits to be displayed, using a 16-bit 2-to-1 mux, as shown in the Figure 10. Then, you will connect the output of the mux to the LEDs and choose the lower or the upper 16-bits to display using the select signal of the mux.



Figure 10. Top level design top\_count\_32bit that allows us connection of the 32-bit counter to 16 LEDs

19. First, you need to create a 16-bit 2-to-1 mux and test it, before incorporating it into the top\_counter\_32\_bit. Create appropriate modules as per Figure 11 a) and b), while keeping all the names as given.

```
1 `timescale lns / lps
                                  // Company:
                                    // Engineer:
1 'timescale lns / lps
                                    module mux_2tol_16bit_tb( );
reg [15:0] In0 tb;
3 // Company:
                                  9
                                       reg [15:0] In1 tb;
4 // Engineer:
                                      reg Sel_tb;
                                 10
11
                                       wire [15:0] Mux out tb;
7 ⊕module mux_2tol_16bit(
                                 12
                                 13 //instanitate uut
8
  input [ ] InO,
                                 14 mux 2tol 16bit uut(
9
   input [ ] Inl,
                                                             );
10
                                 15
     input Sel,
  output reg [ ] Mux out
11
                                 16 initial
12
                                 17 begin
13
     // fill in
                                18
                                       In0_tb = 16'h0001;
14
   always@(
                                19
                                      Inl tb = 16'h0000;
15
  case (Sel)
                                20
                                      Sel tb = 0;
16
        //fill in to implenet the mux
                                21
                                      #100;
17
                                       Sel_tb = 1;
                                 22
18
  default: Mux_out <= 16'bZ;
                                 23
19
       endcase
                                 24 end
20 Aendmodule
                                 25 endmodule
```

Figure 11 a) 16-bit 2-to-1 mux module; b) corresponding tesbench

20. Create a new module top\_counter\_32bit (Figure 10.) with module name, inputs and outputs as shown in the Figure 12. Fill in the blanks to instantiate one instance of a counter\_32bits and an instance of a 16-bit 2-to-1 mux, while connecting them to implement the schematic given in the Figure 10.

```
1 'timescale lns / lps
3
  // Company:
   // Engineer:
8
         input clk_top,
9
         input reset top,
10
        input count en top,
11
        input Sel_top,
12
         output [15:0] Q top
13
         );
14
15 //create a variable to connect cnt out and mux inputs
16 wire ;
17 //instantiate a counter and a mux
18 counter 32bits cnt(
                                            );
19 mux 2tol 16bit mux(
                                            );
20
21 Aendmodule
```

Figure 12. Module skeleton for top counter 32bit

21. Create a testbench for the top\_counter\_32bit as per Figure 13. Instantiate the top\_counter\_32bit using the variables defined at the beginning of the testbench. Study the code inside "initial" statement, and decide the minimal time needed for the simulation to be able to see all changes.

```
1 'timescale lns / lps
   3
   // Company:
   // Engineer:
   7
   module top_counter_32bit_tb();
8
9
      reg clk_tb;
10
     reg reset_tb;
11
     reg count en tb;
12
     reg Sel_top_tb;
13
     wire [15:0] Q_tb;
14
15
   // instatniate uut
16
   top_counter_32bit uut(
                          );
17
18 always
   #50 clk_tb = ~clk_tb;
19
20
21
  initial
22 begin
23
   clk_tb = 0;
   reset_tb = 1;
24
25
   count_en_tb = 0;
26
   Sel_top_tb = 0;
27
   #300;
28
   reset_tb = 0;
29
   #200;
30
   count en tb = 1;
31
   #209715150;
32
   Sel_top_tb = 1;
33
   end
34
35 endmodule
```

Figure 13. Testbench for top counter 32bit

22. When all modules created and added to the project, the "Sources" window will show the hierarchy as in Figure 14.

```
Sources
🔍 🔀 🖨 ា 🔠

☐ Design Sources (3)

             ightharpoonup to the second of the second of
                                  ont - counter_32bits (counter_32bits.v)
                                  •@ mux - mux_2to1_16bit (mux_2to1_16bit.v)
                      @ load_reg_8bit (load_reg_8bit.v)
                       reg_8bit (reg_8bit.v)
 in top_counter_32bit_tb (top_counter_32bit_tb.v) (1)

    ⊕ uut - top_counter_32bit (top_counter_32bit.v) (2)

                         ightharpoonup counter_32bits_tb (counter_32bits_tb.v) (1)
                                        □ @ load_reg_8bit_tb (load_reg_8bit_tb.v) (1)
                                       wut - load_reg_8bit (load_reg_8bit.v)

☐ mux_2to1_16bit_tb (mux_2to1_16bit_tb.v) (1)

                                        ereq 8bit tb (reg 8bit tb.v) (1)
```

Figure 14. Sources window show correct hierarchy

23. Simulate the testbench and observe the outputs in the simulation window (run the simulation for additional time to observe all test cases). What is being shown after the following lines of code:

```
#209715150;

Sel_top_tb = 1;

Include your answer in the report.
```

24. Open the schematic and include the screenshot of the schematic "as-is" in the report. Expand both module instances ("cnt" and "mux") by clicking the + sign as shown on the Figure 15. Include the screenshot of the new schematic in the report.



Figure 15. Expanding the instance of the module

### Synthesis:

- 25. Make sure top\_counter\_32bit and top\_counter\_32bit\_tb are both "set as top", and that top\_counter\_32bit is functionally correct.
- 26. Add a constraint file using "Add source" option "Add or create constraints", press "Next". Name the file "top\_counter\_32bit\_NexysA7-100T", press "OK" and "Finish". Download

file "MasterConstraint\_NexysA7-100T.txt" from Lab 4 folder on BB and save it locally. Open the file with the text editor (Notepad or WordPad), copy its content to clipboard, and paste the content inside the "top\_counter\_32bit\_NexysA7-100T.xdc" file in the editor.

27. Modify the file to map the inputs of the top\_counter\_32bit to the switches, and the outputs to the LEDs, by removing # at the beginning of an appropriate line, and changing parameters for get\_ports. Make sure to **map the clock** as well, as shown in the Figure 16. at lines 9 and 10. Save the file.

```
1 ## This file is a general .xdc for the Nexys A7-100T
  2 ## To use it in a project:
 3 ## - uncomment the lines corresponding to used pins
 4 ## - rename the used ports (in each line, after get_ports) according to the top level signal names in the project
 8 #create clock -add -name sys_clk_pin -period 10.00 -waveform (0 5) [get_ports (CLK100MHZ)];
 9 set_property -dict { PACKAGE_PIN E3 IOSTANDARD LVCMOS33 } [get_ports { clk_top }]; #IO_L12P_T1_MRCC_35 Sch=clk100mhz
10 create_clock -add -name clk_top -period 10.00 -waveform {0 5} [get_ports {clk_top}];
12 ##Switches
13 set property -dict { PACKAGE_PIN J15 | IOSTANDARD LVCMOS33 } [get_ports { Sel_top }]; #IO_L24N_T3_RSO_15 Sch=sw[0]
17 #set property -dict { PACKAGE PIN R17 | TOSTANDARD LVCMOS33 } [get ports { SW[4] }]; #10 L12N T1 MRCC 14 Sch-sv[4] | 18 #set property -dict { PACKAGE PIN T18 | TOSTANDARD LVCMOS33 } [get ports { SW[5] }]; #10 L12N T1 D10 14 Sch-sv[5] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 14 Sch-sv[6] | 19 #set property -dict { PACKAGE PIN U18 | TOSTANDARD LVCMOS33 } [get ports { SW[6] }]; #10 L17N T2 A13 D29 L17N T
30 ## LEDs
33 set property -dict { PACKAGE PIN J13 IOSTANDARD LVCMOS33 } [get ports { Q top[2] }]; #IO L17N T2 A25 15 Sch=led[2] 34 set property -dict { PACKAGE PIN N14 IOSTANDARD LVCMOS33 } [get ports { Q top[3] }]; #IO L8P T1 D11 14 Sch=led[3]
41 set property -dict { PACKAGE_PIN U14 | IOSTANDARD LVCMOS33 } [get_ports { Q_top[10] }]; #IO L22P T3 A05 D21 14 Sch=led[10] | 42 set_property -dict { PACKAGE_PIN T16 | IOSTANDARD LVCMOS33 } [get_ports { Q_top[11] }]; #IO L15N T2 DQS DOUT_CSO B 14 Sch=led[11]
43 set property -dict { PACKAGE_PIN V15 | IOSTANDARD LVCMOS33 } [get_ports { Q_top[12] }]; #IO_L16P_T2_CSI_B_14 Sch=led[12]
44 set property -dict { PACKAGE_PIN V14 IOSTANDARD LVCMOS33 } [get ports { Q_top[13] }]; #IO_L22N_T3_A04_D20_14 Sch=led[13]
45 set property -dict { PACKAGE_PIN V12 IOSTANDARD LVCMOS33 } [get ports { Q_top[14] }]; #IO L20N T3 A07 D23 14 Sch=led[14]
46 set property -dict { PACKAGE_PIN V11 IOSTANDARD LVCMOS33 } [get_ports { Q_top[15] }]; #IO_L21N_T3_DQS_A06_D22_14 Sch=led[15]
```

Figure 16. XDC file

28. Follow the procedure outlined in the previous labs: "Run Synthesis", "Run Implementation", "Generate Bitstream", connect and power on the Nexys A7-100T board, and finally "Open Hardware Manager". "Open Target" and chose "Auto connect" and "Program device".

- 29. The "light show" on the board will stop. Move the three rightmost switches (see the .xdc file describing the connections) to test the design: reset the counter, enable counting and change from selecting lower to selecting upper 16-bits of the counter. From time to time disable counting. What do you see when lower 16-bit are selected? How about when you disable counting while the lower 16-bit are selected? Repeat the procedure for the upper 16-bit and write your observation in the report
- 30. Close "Hardware Manager" by pressing X on the blue nav bar in top right (do not need to close the project or Vivado). Move "POWER" switch on the board to "OFF" position and unplug the board.

What to submit:

Upload to Lab 7 Dropdox the following files:

- a. reg\_8bit.v, reg\_8bit\_tb.v,
- b. load reg 8bit.v, load reg 8bit.v,
- c. mux 2to1 16bit.v, mux 2to1 16bit tb.v,
- d. counter\_32bits.v, counter\_32bits\_tb.v,
- e. top\_counter\_32bit.v, top\_counter\_32bit\_tb.v, top\_counter\_32bit\_NexysA7-100T.xdc, and
- f. your lab report.

Refer to the previous labs to locate the sources within the project.

### Questions:

The questions to be asked during the demo will be similar, but not limited to, the questions listed below:

- 1. Show the design being simulated: explain the waveform seen during the simulation.
- 2. Observe all testbenches: explain the inputs they generate?
- 3. Explain how the implemented designs work on FPGA board. Is this something you expected? Why or why not?
- 4. Explain sensitivity list for each register for **always** statement on the example of encoder and decoder.
- 5. Why are you able to see upper 16 bits changing the value and why are you not able to see the lower 16 bits change the values?
- 6. What happens when you disable counting while showing lower/upper 16 bits? Why? Is this something that you expected?

Copyright: Dr. Jelena Trajkovic, Fall 2019